## Frequency-bandwidth-tunable powerline notch filter for biopotential acquisition systems

C.-T. Ma, P.-I. Mak, M.-I. Vai, P.-U. Mak, S.-H. Pun, W. Feng and R.P. Martins

Presented is a novel powerline notch filter embeddable into a chopperstabilised instrumentation amplifier for biopotential measurements. The frequency-translation property of the chopper enables the powerline notching to be indirectly implemented by two resonant zeros around the chopper frequency, resulting in substantial silicon area savings. Transistor-level implementation in 90 nm CMOS using a pseudo-*LC* circuit topology with *Q*-enhancement demonstrates 50 to 60 Hz frequency tunability, 25/41 dB powerline rejection at 5/30 Hz bandwidth, and 1000× relaxation of time constant under a 4 kHz chopper frequency.

*Introduction:* Lessening the measurement cost of biopotential signals such as the electroencephalogram (EEG), electrocardiogram (ECG), and electromyogram (EMG) against various contaminating signals has driven the development of performance-intensive low-power CMOS biomedical monitoring systems [1]. The dominant contaminating signals sophisticating the design of the front-stage instrumentation amplifier (IA) are the transistor flicker noise, and the powerline interference located at 50 or 60 Hz that are geographically dependent. Chopper stabilisation [2] has been the technique embedded into the IA for eliminating the flicker noise (and also the DC-offset), whereas the powerline interference has been conventionally tackled by exploiting a separate powerline notch filter [3]. This powerline notch filter unavoidably calls for extra power and silicon area. Moreover, if the notch filter is directly implemented by on-chip inductor-capacitor (*LC*) resonances, the area overhead will be huge for realising the required time constant.

In this Letter we propose a powerline notch filter that can be embedded into the chopper-stabilised IA. The frequency-translation property of the chopper significantly helps relaxing the filter's time constant, while the pseudo-LC quality-factor (Q)-enhanced circuit topology realises a frequency-bandwidth-tunable notch; all of which are demanding features of portable biomedical acquisition systems.

Architecture: Fig. 1 shows the block diagram and the schematic of the proposed powerline notch filter. The input chopper modulator  $(M_{IN})$  will first frequency-translate the input biopotential signal, together with the powerline interference (assumed at 50 Hz) from spectrum  $S_1$  to  $S_2$ , where the chopper frequency is set to an optimised 4 kHz [1]. Accounting the upper and lower sidebands of the powerline interference, it will be split into two components located at 3.95 and 4.05 kHz. Rejecting them at these higher frequency locations reduces the required time constant for building the notch. The output chopper modulator  $(M_{OUT})$  will frequency-translate both the signal and powerline interference back to the baseband after simple lowpass filtering (spectrum  $S_3$  to  $S_4$ ). The final response will be a single notch at 50 Hz as expected  $(S_5)$ .



Fig. 1 Block diagram of a chopper-stabilised IA with embedded powerline notch filter

*Circuit implementation:* The associated implementation is constituted by two pseudo-inductor- $C_1$  notches with Q-enhancement and frequency-bandwidth tunability as shown in Fig. 2, where the schematic of *notch*<sub>2</sub> (the same as *notch*<sub>1</sub>) is omitted for brevity. With the frequency-translation method, the values of capacitor  $C_1$  can be reduced by more than  $1000 \times$  when compared with a direct method. The *Q*-enhancement circuit is based on a cross-coupled transistor pair for building negative impedance; it cancels the excessive impedance of the pseudo-*L*. Since the powerline frequency is geographically dependent (50 or 60 Hz), and the passives integrated on-chip can vary with the integration process, it is design convenient to externalise the capacitor  $C_2$  and adopt a variable resistor *R* (based on a triode-region transistor) for frequency tuning. The overall *s*-function governing the notch filter is given by

$$G(s) = \frac{s^2 + s(\alpha/C_1C_2R) + \omega_{n1}^2}{s^2 + s[\alpha/C_1C_2(R + r_o) - \omega_{n2}/Q] + \omega_{n2}^2}$$
(1)

where

$$\alpha = (C_1 + C_2 - C_1 g m_x R) \tag{2}$$

$$Q = C_1 r_o \tag{3}$$

$$\omega_{n1}^2 = (gm - gm_x)/C_1 C_2 R \tag{4}$$

$$\nu_{n2}^2 = (gm - gm_x)/C_1C_2(R + r_o)$$
(5)

 $r_{0}$  is the output resistance of the input source follower; gm and  $gm_{x}$  are the transconductances of  $M_{A}$  and  $M_{x}$ , respectively. According to (1),  $\alpha$  should be neutralised to maximise the *Q*-factor of the notch. Note that  $r_{0}$  can be made sufficiently large to suppress the overshoot and result in a better *Q*, but the location of the pole and zero in (1) will further separate with each other and the notch bandwidth will be enlarged. A simple way to overcome this drawback is to maximise the resistance of *R*, thereby pushing  $\omega_{n1}$  closer to  $\omega_{n2}$ .



Fig. 2 Schematic of proposed powerline notch filter

The *Q*-factor of the notch is susceptible to the odd-harmonic-mixing problem induced by the square-wave-like chopper functions toggling between 1 and -1 at chopper frequency. To minimise this effect, the -3 dB bandwidth of the IA is set to the chopping frequency whereas a resistor-capacitor (*RC*) lowpass filter (LPF) is added at the output driving buffer to realise overall two first-order LPFs. The overall notch rejection  $G_{n,wLPF}$  accounting all odd harmonics is given by

$$G_{n,wLPF} = \left( |A_{-1}| \angle \phi_{-1} + \sum_{n=1}^{\infty} \frac{1}{2n+1} |A_{2n+1}| \angle \phi_{2n+1} \right) \\ \times \left( |A_1| \angle \phi_1 + \sum_{n=1}^{\infty} \frac{1}{2n+1} |A_{2n+1}| \angle \phi_{2n+1} \right)$$

$$\times \frac{1}{\left( \sum_{n=odd}^{\infty} 1/n \right)^2}$$
(6)

where *n* is an integer,  $|\mathcal{A}_{-1}| \angle \phi_{-1}$  and  $|\mathcal{A}_1| \angle \phi_1$  are the rejection gain and phase at the notching frequency. According to (6), the improvement

## ELECTRONICS LETTERS 12th February 2009 Vol. 45 No. 4

of the notch rejection offered by the LPF  $G_{imp}$  can be calculated,

$$G_{imp} = G_{n,wLPF} - G_{n,w/oLPF} = \frac{(|A_{-1}| \angle \phi_{-1} + |A_1| \angle \phi_1) \Delta_{n,odd} + \Delta_{n,odd}^2}{\left(\sum_{\substack{n=1\\n=odd}}^{\infty} 1/n\right)^2}$$
(7)

where

$$\Delta_{n,odd}^2 = \left(\sum_{n=1}^{\infty} \frac{1}{2n+1} |A_{2n+1}| \angle \phi_{2n+1} - \sum_{n=1}^{\infty} \frac{1}{2n+1}\right)$$



**Fig. 3** *Simulated frequency responses of chopper notch filter a* Before demodulation



Fig. 4 Simulated rejection gain-bandwidth characteristic by varying  $R_{L1}$ 

Simulation results: The powerline notch filter embedded into a chopperstabilised IA was implemented using a 90 nm CMOS process with both thick- and thin-oxide transistors. The frequency responses of the filtering mechanism before and after demodulation are illustrated in Figs. 3a and b, respectively. Two zeros suppress the two fundamental harmonics of the powerline interference (Fig. 3a), whereas the two first-order LPFs reject the remaining odd harmonics. The demodulated frequency response will be a single zero at 50 Hz (Fig. 3b), or at 60 Hz via tuning of  $V_{tune}$  and  $C_2$ . The achieved notch rejection is more than 40 dB in both the 50 and 60 Hz cases. This single-order notching has the intrinsic advantage of no passband ripple. Moreover, in order to extract the biopotential signal within the notch frequency band with higher precision, the rejection can be traded with the notch bandwidth, which shows a range of 5 to 30 Hz and a notch deepness of 25 to 41 dB by tuning  $R_{L1}$ , as shown in Fig. 4. The power consumption subject to the value of  $R_{L1}$  ranges from 57 to 75  $\mu$ W at 3 V.

*Conclusion:* A novel powerline notch filter embeddable in the IA for rejecting the powerline interference has been presented. Capacitor area for realising the notch's time constant is reduced by  $1000 \times$  by utilising the frequency-translation property of the chopper stabilisation, which has been the technique of flicker-noise reduction, but is now extended to reject also the powerline interference fully within the IA. Simulation results validate the feasibility of the circuit in a mainstream 90 nm CMOS process.

© The Institution of Engineering and Technology 2009 24 December 2008

*Electronics Letters* online no: 20093704 doi: 10.1049/el:20093704

C.-T. Ma, P.-I. Mak, M.-I. Vai, P.-U. Mak, S.-H. Pun, W. Feng and R.P. Martins (*Faculty of Science and Technology, University of Macau, China*)

E-mail: pimak@umac.mo

R.P. Martins: On leave from Instituto Superior Técnico, TU of Lisbon, Portugal

## References

- Yazicioglu, R.F., Merken, P., and Robert, P.: 'A 60 μW 60 nV/√Hz Readout front-end for portable biopotential acquisition systems', *IEEE J. Solid-State Circuits*, 2007, 42, (5), pp. 1100–1110
- 2 Enz, C.C., and Temes, G.C.: 'Circuit techniques for reducing the effects of opamp imperfections: autozeroing, correlated double sampling, and chopper stabilization', *IEEE Proc.*, 1996, 84, (11), pp. 1584–1614
- 3 Qian, X., Xu, Y.P., and Li, X.: 'A CMOS continuous-time low-pass notch filter for EEG systems', *Analog Integr. Circuits Signal Process.*, 2005, 44, (3), pp. 231–238