Contents lists available at ScienceDirect



**Microelectronics** Journal

journal homepage: www.elsevier.com/locate/mejo



CrossMark

# A sub-1V 78-nA bandgap reference with curvature compensation

Ziyang Luo<sup>a</sup>, Yan Lu<sup>b,\*</sup>, Mo Huang<sup>c,1</sup>, Junmin Jiang<sup>d,1</sup>, Sai-Weng Sin<sup>a</sup>, Seng-Pan U<sup>a</sup>, Rui P. Martins<sup>a,2</sup>

<sup>a</sup> State Key Laboratory of Analog and Mixed-Signal VLSI and FST-ECE, University of Macau, Macao, China

<sup>b</sup> State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macao, China

<sup>c</sup> School of Electronic and Information Engineering, South China University of Technology, Guangzhou, China

<sup>d</sup> ECE Department, The Hong Kong University of Science and Technology, Hong Kong

## ARTICLE INFO

Keywords: Bandgap reference CMOS analog integrated circuits Internet-of-things (IoT) Ultra-low power Curvature compensation Temperature coefficient

# ABSTRACT

This paper presents a low power bandgap reference (BGR) with 573 mV average output voltage and 0.95-V minimum supply voltage. Here, the resistor ratio of two types of resistors that have opposite temperature coefficient (TC) realizes a second-order curvature compensation. In addition, to reduce the supply voltage we adopt a voltage divider, and we also employ proportional to absolute temperature (PTAT) voltage generators to reduce the resistor values for low power applications. The proposed BGR fabricated in 65-nm CMOS achieves an average TC of 57 ppm/°C from 0 to 100 °C with 8 samples. The power dissipation at room temperature is 78 nA and the power supply ripple rejection (PSRR) is -67 dB at DC with 1.2 V supply.

## 1. Introduction

BGR has been a critical building block for data converters and power management ICs. It provides an accurate reference voltage for voltage sensing or supply voltage regulation. Meanwhile, it needs to be ultra-low power for the massively deployed internet-of-things (IoT) nodes. In conventional BGRs, resistors are used to generate a PTAT current and consequently a PTAT voltage to cancel out the complementary to absolute temperature (CTAT) portion of the diode voltage. Therefore, large silicon area is required by the large resistors for low power in conventional BGRs. Thus, there is a compromise between power consumption and chip area [1–4]. For example, the BGR in [4] consumes 490 nA, while the resistors occupy about 80% of the layout area.

Several new circuit topologies [5–11] have been proposed to advance the tradeoff between power consumption and chip area. A resistor-less and ultra-low power BGR was proposed in.

[6], where a nA-level current reference circuit and PTAT voltage generators based on overdrive voltage differences were used. However, it may not be suitable for high-precision application for its relatively larger TC. Another BGR in [7] used the switch capacitor circuits to eliminate resistors and used charge pumps to reduce the supply voltage, but the generated PTAT voltage was sensitive to parasitic capacitors and charge pump output variation, which degraded the TC. Some other resistor-less CMOS voltage references [8–10] achieved nW-level power consumption employing the threshold voltage of a MOSFET, but suffered from process variations and lost the absolute accuracy. For instance, a coefficient of variation (defined as the standard deviation over the mean value) of 7% along with the process was observed in [9]. A current mode BGR with curvature compensation was presented in [11] for better TC. However, the large resistance requirement for the current mode topology has limited the area reduction.

In this work, to overcome the above mentioned problems, we propose a BGR that employs the PTAT voltage generator based on overdrive voltage differences and uses relatively small resistors only for curvature compensation. This paper is organized as follows. Section 2 presents the design of the proposed BGR. Section 3 exhibits the experimental results and the related discussions. Finally, we draw the conclusions in Section 4.

### 2. Design of the proposed BGR

## 2.1. Architecture of the proposed BGR

Fig. 1 shows that the proposed BGR is composed by four parts: the start-up circuit, the core, the voltage divider, and the PTAT voltage generator. The core part generates the second-order curvature compensated CTAT voltage  $V_{CTAT}$ . Then  $V_{CTAT}$  is divided into  $V_{CTAT}/2$  by

http://dx.doi.org/10.1016/j.mejo.2017.02.016

<sup>\*</sup> Corresponding author.

E-mail address: yanlu@umac.mo (Y. Lu).

<sup>&</sup>lt;sup>1</sup> Past address: State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macao, China

<sup>&</sup>lt;sup>2</sup> He is on leave from Instituto Superior Técnico, Universidade de Lisboa, Lisboa, Portugal.

Received 10 September 2016; Received in revised form 19 February 2017; Accepted 27 February 2017 0026-2692/@ 2017 Published by Elsevier Ltd.



Fig. 1. Architecture of the proposed BGR.



Fig. 2. Voltage versus temperature curves with (a) first-order compensation and (b) second-order compensation.

the voltage divider for realizing half of the bandgap voltage  $V_{BG}/2$ , with the advantage of lower supply voltage. Also, the voltage divider reduces the required number of PTAT stages, thus saves silicon area. Finally, the cascaded PTAT voltage generators achieve the first-order compensation for the  $V_{CTAT}/2$  and outputs the reference voltage  $V_{REF}$  (about  $V_{BG}/2$ ).

Figs. 2(a) and (b) show the conceptual diagrams of the conventional BGR and the second-order compensated BGR, respectively. In the conventional BGR [12],  $V_{EB}$  generated by the bipolar junction transistor (BJT) is first-order compensated by the PTAT voltage  $\Delta V_{EB}$  across a resistor, as Fig. 2(a) shows.  $V_{EB}$  is expressed as [13]:

$$V_{EB}(T) = V_{BG} - [V_{EB}(T_r) - V_{BG}]\frac{T}{T_r} - (\eta - m)V_T \ln\left(\frac{T}{T_r}\right),$$
(1)

where  $V_{BG}$  is the bandgap voltage (about 1.2 V) of silicon extrapolated at 0 K,  $T_r$  is the reference temperature,  $\eta$  is a temperature constant depending on the process, *m* is 1 when the bias current of BJT is a PTAT current. Whereas, due to the  $V_{EB}$  nonlinear term  $(\eta - m)V_T \ln(T/T_r)$  in (1), a first-order compensation is not adequate for high accuracy. The nonlinear term of  $V_{EB}$  should be reduced so as to achieve a better TC. In this design, as shown in Fig. 2(b), we add a resistor voltage on top of  $V_{EB}$  to realize the second-order curvature compensation. Since the impact of the  $V_{EB}$  nonlinear term decreases, the TC gets better.

## 2.2. Principle of PTAT voltage generator

To save chip area, we adopt the circuit in Fig. 3 for the PTAT voltage generator [6] that provides a PTAT voltage without using resistor. When the drain-source current is small and the aspect ratio of MOSFET is relatively large, the MOSFET tends to operate in the subthreshold region. When the drain-source voltage  $V_{DS}$  of a MOSFET is higher than 100 mV, the subthreshold drain current  $I_D$  in the MOSFET is simplified as:

$$I_D = KI_0 \exp\left(\frac{V_{GS} - V_{TH}}{\eta V_T}\right),\tag{2}$$

$$I_0 = \mu C_{OX} (\eta - 1) V_T^2, \tag{3}$$

where *K* is the aspect ratio of the MOSFET,  $\mu$  is the carrier mobility,  $C_{\text{OX}}$  is the gate-oxide capacitance per unit area,  $V_T = k_B T/q$  is the thermal voltage,  $k_B$  is the Boltzmann constant, *T* is the absolute temperature, *q* 



Fig. 3. Schematic of the overdrive voltage based PTAT voltage generator.

is the elementary charge, and  $V_{TH}$  is the threshold voltage of the MOSFET, and  $\eta$  is the constant of the subthreshold slope factor.

As the bias current is small and the aspect ratio of MOSFET is relatively large, all the MOSFETs in Fig. 3 operate in the subthreshold region, where the generated PTAT voltage can be derived as:

$$V_{PTAT} = V_{OUT} - V_{IN} = V_{SG,M1} - V_{SG,M2} = \eta V_T \ln\left(\frac{K_{M2}}{K_{M1}}\right),\tag{4}$$

where  $K_{\rm M1}$ ,  $K_{\rm M2}$  correspond to the aspect ratios of M<sub>1</sub>, M<sub>2</sub>. Therefore,  $V_{PTAT}$  is proportional to the absolute temperature with a first-order term only. Besides, the PTAT voltage generator is biased by  $V_{BIAS}$ , which is the output of the amplifier in the core.

### 2.3. Second-order curvature compensation

Fig. 4 presents the core circuit of the proposed BGR, in which the  $V_{EB}$  is second-order compensated by the voltage across the p-diffusion resistor  $R_3$ . According to the simulation, the high-resistive poly resistor  $(R_1, R_2)$  has the negative TC as given in (5), while the p-diffusion resistor  $(R_3)$  has a positive TC as given in (6),

$$R_{\rm I}(T) \approx R_{\rm I}(T_0) \cdot [1 - K_{\rm I} \cdot (T - T_0)],$$
 (5)

$$R_3(T) \approx R_3(T_0) \cdot [1 + K_3 \cdot (T - T_0)], \tag{6}$$

where  $R_1(T_0)$  and  $R_3(T_0)$  are the resistance at reference temperature  $T_0$ ,  $K_1$  and  $K_3$  are TC constants. In the resistance-temperature simulation,  $K_1$  is about  $3.5 \times 10^{-4}$  /K and  $K_3$  is about  $1.5 \times 10^{-3}$  /K. The BJT current in Fig. 4 is:

$$I = (V_{EB1} - V_{EB2})/R_1 = V_T \ln N/R_1.$$
(7)



Fig. 4. V<sub>EB</sub> with second-order curvature compensation.



Fig. 5. (a) Voltage divider in [6], and (b) the improved voltage divider.

The voltage across  $R_3$  is derived as:

$$V_{R3} = I \cdot R_3 \approx V_T \ln N \cdot \frac{R_3(T_0) \cdot [1 + K_3 \cdot (T - T_0)]}{R_1(T_0) \cdot [1 - K_1 \cdot (T - T_0)]}$$
  
$$\approx \frac{k}{q} \ln N \cdot \frac{R_3(T_0)}{R_1(T_0)} \cdot [(1 - K_1 T_0 - K_3 T_0)T + (K_3 + K_1)T^2]$$
(8)

As illustrated in Fig. 2(b), we use the second-order term of  $V_{R3}$  to compensate  $V_{EB1}$ . The resistor  $R_3$  can be trimmed for better second-order curvature compensation. The second-order compensated voltage,  $V_{CTAT}$ , is connected to voltage divider for dividing the input into half. Then the divided voltage,  $V_{CTAT}/2$ , is first-order compensated by the PTAT voltage generators.

#### 2.4. Voltage divider

Fig. 5(a) [6] shows a voltage divider adopted for reducing the supply voltage and power. Thus, the reference output voltage is half of the bandgap voltage (about 0.6 V). The two NMOS  $M_1$  and  $M_2$ , fabricated in P-well (with deep N-well) with same aspect ratio, have their bulks connected to their sources to obtain the same threshold voltage. Assume the gate and substrate leakage currents are small enough to be neglected, the drain-source currents across  $M_1$  and  $M_2$  can be regarded as equal, and be expressed as:

$$I_{DS,M1} = KI_0 \exp\left(\frac{V_{GS1} - V_{TH}}{\eta V_T}\right) \cdot \left(1 - \exp\left(-\frac{V_{DD} - V_{GS2}}{V_T}\right)\right)$$
$$I_{DS,M2} = KI_0 \exp\left(\frac{V_{GS2} - V_{TH}}{\eta V_T}\right) \cdot \left(1 - \exp\left(-\frac{V_{GS2}}{V_T}\right)\right).$$
(9)

Nevertheless, since  $V_{GS2}$  and  $(V_{DD} - V_{GS2})$  are not equal to each other and change with temperature and supply voltage,  $V_{GS1}$  is not exactly the same as  $V_{GS2}$ . Therefore, the  $V_{OUT}$  is not exactly equal to half  $V_{IN}$ . The structure in Fig. 5(a) degrades the TC performance.

We adopt the circuit in Fig. 5(b) to improve the precision of the voltage divider, by inserting a buffer between the gate and the drain of  $M_1$ . In this structure, the lengths and the widths of  $M_1$  and  $M_2$  are the same, with both of the  $V_{\rm DS}$  equal to their  $V_{\rm GS}$ . According to the simulation,  $V_{GS1}$  and  $V_{GS2}$  change approximately from 350 mV to 250 mV from 0 °C to 100 °C. Thus, the relationship between  $M_1$  and  $M_2$  can be simplified as:

$$KI_0 \exp\left(\frac{V_{GS1} - V_{TH}}{\eta V_T}\right) = KI_0 \exp\left(\frac{V_{GS2} - V_{TH}}{\eta V_T}\right).$$
(10)

 $V_{GS1} = V_{GS2} = V_{CTAT}/2$  can be deduced. The relationship is independent of temperature and supply voltage.

### 2.5. BGR output voltage

Fig. 6 shows the whole BGR, consisting of four parts as mentioned above.  $K_{M2}/K_{M1}$  is included in the logarithmic function as Eq. (4). Hence,  $K_{M2}/K_{M1}$  must be a large value (about one thousand in this work) to generate a sufficient PTAT voltage to compensate  $V_{CTAT}/2$ . To avoid large size ratio between M<sub>1</sub> and M<sub>2</sub>, three PTAT voltage generators are cascaded to realize the first-order compensation. The reference voltage is:

$$V_{REF} = \frac{1}{2} (V_{EB1} + V_{R3}) + V_{PTAT}$$
  
=  $\frac{V_{EB1}}{2} + \frac{R_3}{2R_1} V_T \ln(N) + \eta V_T \ln\left(\frac{K_{M2}K_{M4}K_{M6}}{K_{M1}K_{M3}K_{M5}}\right) \approx \frac{V_{BG}}{2}.$  (11)

The startup circuit detects the positive input of the amplifier  $A_1$ . Before the circuit starts up,  $M_{N23}$  will pull the  $V_{BLAS}$  down to ground, which will generate sufficient current to turn on the BGR properly.

#### 2.6. PSRR analysis

In Fig. 6,  $V_{BIAS}$ , which is the output of the amplifier A<sub>1</sub>, biases the PTAT voltage generators. As mentioned in [14], the supply ripple at the output of the amplifier which has a PMOS differential-to-single-ended current mirror, has roughly the same amplitude at the supply. The supply ripple can be treated as a common-mode signal at the gate and the source of M<sub>P8</sub>, M<sub>P9</sub>, M<sub>P10</sub>. Therefore, the structure reduces the feedthrough of the power ripple from the supply.

Fig. 7(a) presents the self-biased amplifier  $A_1$  in the core circuit.  $M_{P1}$ ,  $M_{P2}$ , and  $M_{P5}$  are high threshold voltage devices, while  $M_{P3}$  and  $M_{P4}$  are low threshold voltage devices. Since the ripple coming from the biasing branch affects  $V_{X1}$ ,  $V_{X2}$  and  $V_{Y1}$ ,  $V_{Y2}$  in a common-mode



Fig. 6. Full schematic of the proposed BGR.



Fig. 7. (a) Self-biased amplifier (A1), and (b) its simplified schematic, and (c) the small signal PSRR model.

form, then, the effect of the ripple from the biasing branch can be ignored. Fig. 7(b) shows the simplified schematic of A<sub>1</sub>.  $R_a$  represents the series channel resistance of M<sub>P2</sub> and M<sub>P4</sub>.  $R_b$  represents the channel resistance of M<sub>N4</sub> and M<sub>N5</sub>. Besides,  $1/g_m$  is the diode-connected PMOS.

resistance, which is negligible when compared with  $R_b$ . Fig. 7(c) shows the small signal PSRR model of the amplifier. The current source  $i_{Rb}$  models the current mirror. The small signal of the output of the amplifier, namely  $V_{bias}$ , is expressed in (12):

$$V_{bias} = V_{dd} \left( \frac{R_b}{R_a + R_b} \right) + i_{Rb} (R_a || R_b)$$
  

$$\approx V_{dd} \left( \frac{R_b}{R_a + R_b} \right) + \frac{V_{dd}}{R_b} (R_a || R_b) = V_{dd}.$$
(12)

Because the gate and the source voltages of  $M_{P8}$ ,  $M_{P9}$  and  $M_{P10}$  change simultaneously in the same direction and with approximately the same amplitude, the feedthrough of the supply ripple is cancelled.

### 3. Experiment results

Since the current in the output branch is relatively small (about 6 nA) to drive the measurement equipment which has about 1 M $\Omega$  input impedance, an output buffer with independent supply voltage is essential for the measurement, as shown in Fig. 6. The buffer is carefully designed with large size for reducing the input offset voltage, and the TC of the buffer's offset voltage only contributes a small portion to the TC of the BGR. All the measured and simulated data of the BGR



Fig. 8. Micrograph of the BGR chip.



Fig. 9. Reference voltage as a function of temperature.

include the effect of this buffer. Fig. 8 shows the micrograph of the proposed BGR. The overall BGR chip area is  $0.036 \text{ mm}^2$  (excluding the buffer for testing). We measured eight samples from the same batch without trimming. At room temperature, the total current is about 78 nA. Besides, the average reference voltage of the eight chips is 573 mV, with a coefficient of variation of 0.82%.

Fig. 9 shows the sub-BGR voltage as a function of temperature ranging from 0 °C to 100 °C, with 0.95 V supply. The average TC of the eight chips is 57 ppm/°C and the worst case is 120 ppm/°C, which can be further improved by trimming. Trimming can be realized with two steps: nonlinear trimming and linear trimming. The first step is for the nonlinear trimming, which adjusts the resistor  $R_3$  shown in Eq. (11) to reduce the nonlinear term of  $V_{REF}$ . The second step is for the linear trimming, by adjusting the size of the differential pairs to reduce the linear term.

To observe the effectiveness of the curvature compensation, we mathematically add a coefficient  $\eta V_T \ln(\Delta K)$  to the  $V_{REF}$  curve to imitate the linear trimming, where  $\Delta K$  is the change of the size ratios of differential pairs in the PTAT voltage generator. In the differential pairs of the PTAT voltage generator, the finger of MOSFET that has the same aspect ratio is different, which generates the PTAT voltage. The normal size ratio of the differential pair  $M_5$  and  $M_6$  in Fig. 6 is 2/16 (1/8). In the mathematical linear trimming, we assume the finger number of  $M_5$  is adjustable from 2 to 4 with a step size of 1 (2 trimming bits) while the finger number of the M6 is adjustable from 8 to 64 with a step size of 1 (6 trimming bits). Therefore, the size ratio of  $M_5$  and  $M_6$  could be changed from 4/8 (1/2) to 2/64 (1/32), which means the trimmable PTAT voltage generator could compensate the maximum voltage variation of about  $\pm$  18 mV from 0 °C to 100 °C. The mathematical



Fig. 10. The mathematically trimmed reference voltage



Fig. 11. Reference voltage at three different supply voltages.

trimming is achieved by two temperatures points (the maximum and the minimum), and the trimmed TC in Fig. 10 shows that the average T C is 6.6 ppm/°C, which means that the proposed second-order compensation method indeed contributes to the reduction of the nonlinear term of  $V_{EB}$ .

Fig. 11 shows the TC at three different supply voltages (0.95, 1.2, and 1.8 V) from 0 °C to 100 °C. The BGR can operate properly when the supply voltage is larger than 0.95 V. Fig. 12(a) plots the measured PSRR of the BGR circuit with output buffer. To reduce the noise and improve the PSRR, a 12 pF on-chip decoupling capacitor is added to the node of the output of the PTAT voltage generator while considering a reasonable chip area and start-up time. With 1.2 V supply, the measured PSRR is about -67 dB at DC. The decoupling capacitor at the output of the BGR causes the falling of PSRR at 7 kHz. Meanwhile, the gate of the PMOS current mirror  $V_{BIAS}$  in Fig. 7(a) is a high-resistive node, and the parasitic capacitor between the supply and  $V_{BIAS}$  causes a PSRR rise at about 200 kHz, of which the effect coincides with the post-layout PSRR simulation shown in Fig. 12(b). Fig. 13 is the post-layout simulation of the noise with/without the decoupling capacitor, which shows the noise at 100 Hz is 3.47  $\mu V / \sqrt{Hz}$ . Besides, the startup time is 250  $\mu$ s in the post-layout simulation result.

Table 1 exhibits the performances of the proposed BGR compared with that of the state-of-the-art works. The average TC of 57 ppm/°C from 0 °C to 100 °C without trimming is still a competitive performance, with such low power consumption.

and small chip area. Based on the mathematical calculation (with linear trimming), the TC can be only 6.6 ppm/°C. When compared with the CMOS voltage reference based on  $V_{TH}$ , the coefficient of variation (0.82%) in the proposed BGR is smaller.



Fig. 12. (a) Measured PSRR of the BGR, and (b) post-layout simulation of PSRR with/ without a 12 pF decoupling capacitor.



Fig. 13. Post-layout simulation result of noise with/without a  $12\,\mathrm{pF}$  decoupling capacitor.

Since the number of samples is limited, to further illustrate the process variation of  $V_{REF}$  and the curvature compensation method, 300 runs of post-layout Monte Carlo simulation results of  $V_{REF}$  and TC are provided in Fig. 14. The Monte Carlo simulation results shown in Fig. 14 include the process variation and mismatch of the whole circuit, which composes of the BGR circuit and the output buffer. Thus, the buffer offset voltage is also included in the results. Compared to the voltage reference based on  $V_{TFH}$ , the coefficient of variation of this circuit has a better result of 1.78%. Besides, an untrimmed average TC of 17 ppm/°C with a standard deviation  $\sigma$  of 11.5 ppm/°C is observed, which further verifies the effectiveness of curvature compensation

#### Table 1

Comparison with other low power BGR designs.

| Parameter                    | This work | [6]        | [7]     | [9]             | [10]            | [11]    |
|------------------------------|-----------|------------|---------|-----------------|-----------------|---------|
| Technology                   | 65 nm     | 0.18 μm    | 0.13 μm | 0.35 μm         | 0.13 μm         | 90 nm   |
| Туре                         | Sub-BGR   | Sub-BGR    | Sub-BGR | V <sub>TH</sub> | V <sub>TH</sub> | Sub-BGR |
| Min. supply voltage (V)      | 0.95      | 0.7        | 0.5     | 1.4             | 0.5             | 1.15    |
| V <sub>REF</sub> (mV)        | 573       | 548        | 0.5     | 745             | 85.5            | 720     |
| Average TC (ppm/°C)          | 57 (6*)   | 114        | 75      | 7               | 52.5            | 53.1    |
| Temperature range (°C)       | 0–100     | -40-120    | 0–80    | -20-80          | 0-100           | 0-100   |
| Area (mm <sup>2</sup> )      | 0.036     | 0.0246     | 0.0264  | 0.055           | NA              | 0.028   |
| Power consumption (µW)       | 0.074     | 0.0525     | 0.032   | 0.3             | 0.015           | 0.58    |
| Coefficient of variation (%) | 0.82      | 1.05       | 0.67    | 7               | 4.7             | 1.3     |
| PSRR (dB)                    | -67@DC    | -56@100 Hz | -40@DC  | - 45@100 Hz     | -70@100 Hz      | -51@DC  |

\*The mathematically trimmed result.



Fig. 14. Monte Carlo simulation of 300 runs.

method as well.

## 4. Conclusions

A BGR circuit implemented in a 65 nm process has been presented in this work, in which the tradeoffs between chip area, power consumption, and TC are considered. Two types of resistors with opposite TC are used for second-order curvature compensation. In addition, to operate lower supply voltage, the proposed voltage divider more precisely divides the second-order compensated  $V_{CTAT}$  into half. For reducing the resistor values, three stages of the PTAT voltage generator are cascaded to realize the first-order compensation with less chip area. When compared with other curvature-compensated BGRs, the proposed BGR manages to use small values of resistors and realize the curvature compensation with low power. The measured average TC is 57 ppm/°C, which can be further improved by trimming the resistor and the aspect ratios of the differential pairs in the PTAT generators.

### Acknowledgments

This work was supported by the Macao Science & Technology Development Fund (FDCT) under Grant No. 122/2014/A3 and the Research Committee of University of Macau.

#### References

- H. Banba, et al., A CMOS bandgap reference circuit with sub-1-V operation, IEEE J. Solid-State Circuits 34 (5) (1999) 670–674 (May).
- [2] K.N. Leung, P.K.T. Mok, C.Y. Leung, A 2-V 23-µA 5.3-ppm/°C curvature-compensated CMOS bandgap voltage reference, IEEE J. Solid-State Circuits 38 (3) (2003) 561–564 (Mar.).
- [3] Charalambos M. Andreou, Julius Georgiou, A 0.75-V, 4-μW, 15-ppm/°C, 190 °C temperature range, voltage reference (May.), Int. J. Circuit Theory Appl. 44 (5) (2016) 1029–1038 (May.).
- [4] P.B. Basyurt, D.Y. Aksin, E. Bonizzoni, F. Maloberti, A 490-nA, 43-ppm/°C, Sub-0.8-V supply voltage Reference, in: Proceedings of the 40th European Solid State Circuits Conference (ESSCIRC), Sep, 2014, pp. 115–118.
- [5] A.J. Annema, Low-power bandgap references featuring DTMOSTS, IEEE J. Solid-State Circuits 34 (7) (1999) 949–955 (Jul.).
- [6] Y. Osaki, T. Hirose, N. Kuroki, M. Numa, 1.2-V supply, 100-nW, 1.09-V bandgap and 0.7-V supply, 52.5-nW, 0.55-V subbandgap reference circuits for nanowatt CMOS LSIS, IEEE J. Solid-State Circuits 48 (6) (2013) 1530–1538 (Jun.).
- [7] A. Shrivastava, K. Craig, N.E. Roberts, D.D. Wentzloff, B.H. Calhoun, A 32 nW bandgap reference voltage operational from 0.5 V supply for ultra-low power systems, in: Digest IEEE International Solid- State Circuits Conference – (ISSCC), 2015, pp. 1–3.
- [8] G. De Vita, G. Iannaccone, A Sub-1-V, 10 ppm/°C, nanopower voltage reference Generator, IEEE J. Solid-State Circuits 42 (7) (2007) 1536–1542 (Jul.).
- [9] K. Ueno, T. Hirose, T. Asai, Y. Amemiya, A 300 nW, 15 ppm/°C, 20 ppm/V CMOS voltage reference circuit consisting of subthreshold MOSFETs, IEEE J. Solid-State Circuits 44 (7) (2009) 2047–2054 (Jul.).
- [10] X. Jing, P.K.T. Mok, C. Huang, F. Yang, A 0.5 V nanoWatt CMOS voltage reference with two high PSRR outputs, Proc. IEEE Int. Symp. Circuits Syst. (ISCAS) (2012) 2837–2840 (May).
- [11] K.K. Lee, T.S. Lande, P.D. Hafliger, A sub-µW bandgap reference circuit with an inherent curvature-compensation property, IEEE Trans. Circuits Syst. I: Regul. Pap. 62 (1) (2015) 1–9 (Jan.).
- [12] K.E. Kuijk, A precision reference voltage source, IEEE J. Solid-State Circuits 8 (3) (1973) 222–226 (Jun.).
- [13] Y. Tsividis, Accurate analysis of temperature effects in  $I_{C}$ – $V_{BE}$  characteristics with application to bandgap reference sources, IEEE J. Solid-State Circuits 15 (6) (1980) 1076–1084 (Dec.).
- [14] V. Gupta, G.A. Rincon-Mora, P. Raha, Analysis and design of monolithic, high PSR, linear regulators for SoC applications, Proc. IEEE Int. SOC Conf. (2004) 311–315 (Sep.).