# A 1-V 2.56-MHz Clock-Rate CMOS Multi-bit $\Delta\Sigma$ Modulator with Reset-Opamp Technique and Pseudo Data-Weighted-Averaging for Portable Audio Data Acquisition System Hon-Weng Chong, Kai-Yiu Che, Seng-Pan U 1 and R.P. Martins 2 Analog and Mixed-Signal VLSI Laboratory Faculty of Science and Technology, University of Macau, Av. Padre Tomás Pereira S.J., Macao, China E-mail — benspu@umac.mo (1 - Chipidea Microelectronics, Macao, on leave from University of Macau) (2 - on leave from IST, Lisbon, Portugal, E-mail - rmartins@umac.mo) Abstract—In this paper, a 1-V second-order multi-bit (3-bit) ΔΣ modulator with reset-opamp technique is presented. The modulators utilized seven 3-bit current-mode comparators to overcome the turn-on problem of the input switches. Pseudo data-weighted averaging (DWA) technique is also utilized to improve the linearity of the internal digital-to-analog converter (DAC). Improvements are made on the implementations of log-shifter to accommodate low voltage issues. Simulation results show that the modulator achieved 75.55 dB SNDR at 20 kHz signal bandwidth and 2.56-MHz clock rate while consuming 22.6 mW. Keywords—ΔΣ modulator (SDM), reset-opamp (RO) technique, current-mode quantizer, dynamic element matching (DEM), data-weighted averaging (DWA). #### I. INTRODUCTION Presently, System On Chip (SoC) design is one of the key issues to achieve low-cost, reduce system size and low power consumption in portable devices. Low supply voltages imply low power consumption in digital signal processing systems and thus become increasingly important [1]. Also, due to the modern technology down-scaling, low supply voltage requirements are also driven by the reliability issue of thin oxide [1]. According to the technology trends for the future in [2], the tendency of the acceptable supply voltage for the future thin oxide is plotted in Fig. 1. Other benefits of supply voltage reduction are the increase of battery working life and the reduction of its size and weight, suitable for portable electronic devices. $\Delta\Sigma$ modulators are good candidates for such low power applications due to its simplicity and insensitivity to components non-idealities. For high-speed systems, multi-bit $\Delta\Sigma$ modulators are frequently used due to its reduced requirements on the over-sampling ratio (OSR) [3]. ### Modern Trends in Chip Supply Voltage Fig. 1. Estimation trends in supply voltage. While digital circuits gain great benefits from reduced supply voltages, SoC issues forced analog circuits to be integrated on the same die as the digital parts. Unfortunately, there are great challenges on the low-voltage analog and mixed-signal designs. The analog section of devices is mainly constructed based in switched-capacitor (SC) circuits. Since floating switches cannot operate in low voltage [4], the conventional switched-capacitor circuits suffer from this disadvantage. To overcome this difficulty, several techniques are available, such as switched-opamp [3] and reset-opamp [4] techniques. In this paper, the reset-opamp technique is utilized to implement a 1-V multi-bit sigma-delta $(\Delta \Sigma)$ modulator and in order to achieve faster operation. Typically, any multi-bit $\Delta\Sigma$ modulator suffers from element mismatch, which can be improved by the Dynamic Element Matching (DEM) algorithm. The traditional data-weighted averaging (DWA), one of DEM techniques, circuits in the 1-V multi-bit $\Delta\Sigma$ modulator suffer from the output level problem. Two new approaches, by using current-mode comparators and the static logics in log-shifter, will be presented to address this issue. Simulation results will be presented to verify the design under such low-voltage (1-V) environment. In Section II, the reset-opamp low-voltage techniques are presented. Section III will discuss the design of 1-V multi-bit $\Delta\Sigma$ modulator. And section IV and V will describe the Pseudo DWA and the implementation of the modulator respectively. The simulation performance of the modulator will be shown in section VI. Finally, Section VII makes the conclusion of this paper work. #### II. RESET-OPAMP TECHNIQUES Typical SC circuits suffer from limitations in low voltage (LV) supply. The most serious problem for LV supply is that switches cannot operate properly [4]. This problem can be solved by improving the circuit architectures [4]. Most of them are not truly LV circuit due to internal on-chip high voltage, which can cause the oxide-breakdown problem in modern deep-submicron technology and suffer from speed limitations of the turn-on recovery time for the opamp. Thus, this paper presents an alternative, called reset-opamp technique [4] as shown in Fig. 2. During sampling phase $\Phi$ 1, the previous opamp is connected as the integrator to transfer the stored charge to the next stage while the next opamp is connected in a unity configuration for the reset and C1 samples the previous stage charge. On the integrated phase $\Phi$ 2, the previous opamp is reset while the next opamp is connected as an integrator and the sampled charge on C1 is pushed on C2. Since the opamp never switched-off, this can ease the speed requirement of opamps and does not require any recovery time [4]. Fig. 2. SC integrator by using reset-opamp technique. # III. 1-v MULTI-BIT $\Delta\Sigma$ Modulator Architecture The linearity of a multi-bit $\Delta\Sigma$ modulator is restricted by its internal multi-bit DAC. The errors from the nonidealities in the feedback DAC immersed directly into the input signal and cannot be shaped by the $\Delta\Sigma$ loop. Thus, the precise matching of the DAC unit elements provides a high DAC linearity [5]. Rather than using special physical process to correct the DAC element matching, two other signal-processing strategies can also enhance the linearity: 1) dynamic element matching (DEM) [6], [7] and 2) calibration/correction using analog [8], [9], digital [10], or mixed-mode [11] schemes. In this paper, DEM is chosen in the multi-bit $\Delta\Sigma$ modulator. The implementation of any DEM algorithm should be concerned about the clock speed due to the DEM block (element-selection) performs an extra delay in the $\Delta\Sigma$ feedback loop. In an SC implementation, a 3-bit quantizer is typically realized using a 7-level flash ADC and two nonoverlapping clock phases are used [5]. Only a half clock period is available for the generation of the thermometer output code by the DEM building block. Therefore, the delay of DEM must be minimized. Fig. 3. System building blocks of 3-bit $2^{nd}$ -order low-pass $\Delta\Sigma$ modulator. Fig. 4. Determination of the optimal coefficients for 3-bit $2^{nd}$ -order low-pass $\Delta\Sigma$ modulator. Data-weighted averaging (DWA) is widely used as the most practical DEM technique to improve the linearity of the internal digital-to-analog converter (DAC), especially for the large number of DAC elements. However, DWA at a low OSR will perform in-band signal-dependent tones that degrade the spurious-free dynamic range. Thus, the DWA algorithm must be modified to prevent these tones. Although the tone problem of DWA can be evaded by the modified versions [12]-[18], these techniques suffer from the reduction of the signal-to-noise-pulse- distortion ratio (SNDR). This paper presents a simple technique, known as Pseudo DWA, to solve this problem without trade-off with the signal-to-noise ratio (SNR) [5]. The $\Delta\Sigma$ modulator is designed with 3-bit and second-order low-pass performances. A half-delay feedback branch is required to complete $\Delta\Sigma$ function. The overall circuit building blocks are shown in Fig. 3. Before the DAC feedback branches, there are the half-delay and data-weighted averaging (DWA) blocks. For the modeling simulation, the feedback and gain coefficients are optimized as shown in Fig. 4. #### IV. PSEUDO DWA #### A. Pseudo DWA Algorit'ım Assume an M-element DAC with input code y(n). In traditional DWA, the DAC unit elements selected at time n are those from ptr(n) to [ptr(n) + y(n) - 1] mod M. The digital register stores the index pointer that the address of the next available unused element. The index pointer is extended modulus M by the DAC input code y(n) [3] $$ptr(n+1) = [ptr(n) + y(n)] \bmod M,$$ (1) The technique presented in this paper, called Pseudo DWA, which is a modified DWA scheme. The LSB of the DAC input code y(n) used to refresh the index pointer in (1) is inverted periodically [5]. The number of clock cycles between such LSB inversion is assumed to be $n_{inv}$ . The element-selection process of Pseudo DWA is similar to the traditional one. The exception is that every $n_{inv}$ clock cycles, a DAC element is either reselected or skipped related to whether the previous DAC input coded was even or odd. By the equation (1), if the corresponding y(n) is even, its LSB inversion will increase ptr(n + 1) by 1. Thus, the Pseudo DWA algorithm will choose DAC elements starting with the next element. Otherwise, if it is odd, ptr(n + 1) will be decreased by 1. Hence, this DWA will choose the previous element. This simple modification to DWA disturbs the periodic nature of the element-selection process and, hence, improves the tone behavior. ## B. Comparison of Pseudo DWA to Other DWA Schemes A number of techniques are available to solve the tone problem in DWA. Fig. 5 and 6 show the performances of three DWA schemes along with the mismatch error and signal level respectively. It shows that DWA algorithms solve the mismatch problem effectively. Although the mismatch error is as large as 5%, they can still perform the correction without degrading SNDR so much. On the other hand, figures also show that Pseudo DWA can achieve a better performance than the traditional DWA and Bi-Directional DWA (Bi-DWA). As a result, Pseudo DWA is used to implement the 3-bit $\Delta\Sigma$ modulator. Fig. 5. Effect of mismatch correction on SNDR. Fig. 6. SNDR vs. signal level under 5% mismatch. # IV. CIRCUIT LEVEL IMPLEMENTATION The circuit building blocks of the Pseudo DWA algorithm in a $\Delta\Sigma$ ADC with 3-bit quantizer and a 7-element DAC [5] is shown in Fig. 7. A three-stage logarithmic shifter in the $\Delta\Sigma$ feedback path performs the rotation of 7-digit code as the requirement of the Pseudo DWA algorithm. The 3-bit control signal of the shifter depends on the index pointer $ptr_{1.3}$ and should be stable Fig. 7. Implementation of Pseudo DWA scheme. during phase $\Phi 1$ as the thermometer code ripples through the shifter. The index pointer is updated every clock cycle as follows: 1) the 7-digit thermometer output-code $d_{I-7}$ is converted to a 3-bit binary output-code $bit_{I-3}$ ; 2) a 3-bit end-around adder increments the index pointer $ptr_{I-3}$ modulus 7 by the output-code $bit_{I-3}$ and generates the next index point $next\_ptr_{I-3}$ (the index pointer to be used at the next $\Phi 1$ ); 3) every 1024 clock cycles, the LSB of the quantizer output-code $(bit_I)$ is inverted before updating the index-pointer register [5]. A 10-bit binary counter and a 2:1 mux control the timing of the LSB inversion. This is the only additional hardware in Pseudo DWA instead of DWA. Fig. 8. Gate replacement for the shifter. The traditional log-shifter, as shown in Fig. 8a, utilized nMOS transistors suffers from that the output of it cannot reach the extreme levels of the supply. This will degrade the performance of the DWA. The proposed log-shifter is based on the static logic gates, which prove proper operation under low supply voltage. Fig. 8b shows the gate implementation of the shifter. Fig. 9. Half circuit of a current-mode comparator. Fig. 10. Low-voltage pseudodifferential operational amplifier. Since the voltage-mode device has input range problem in low-voltage design, the current-mode comparator can solve this problem. Fig. 9 shows the half circuit of a current-mode comparator. Other benefits of the use of current-mode comparator are that the quantizer can achieve a wider input range. Due to this reason, it does not require any level shifter to adjust the signal level. Therefore, this can ease the circuit complexity and reduce the die size. In LV voltage supply, it is also hard to implement the internal CMFB circuit to enable the use of fully differential opamps. Fig. 10 shows the structure of a LV pseudodifferential opamp, which enables the efficient implementation of only external CMFB circuit [4]. Fig. 11. Overall circuit of 3-bit $\Delta\Sigma$ modulator. In this LV opamp, two LV techniques are utilized, one is the LV current-mirror in the input stage, and another one is the folded branch which is used to make sure the output stage transistors always operate in their linear region. The key performance results of the LV opamp with a maximum capacitive load of 12 pF are summarized in Table 1. The overall circuit of 3-bit $\Delta\Sigma$ modulator is shown in Fig. 11. # V. SIMULATION RESULTS Table. 1. Simulation results of 3-bit $\Delta\Sigma$ modulator. | Supply Voltage | 1 V | |--------------------|----------------------| | Signal Bandwidth | 20 kHz | | Sampling Frequency | 2.56 MHz | | Max. Diff. Input | 1.12 V <sub>pp</sub> | | ENOB | 12.3 bits | | Peak SNDR | 75.55 dB | | Power Consumption | 22.6 mW | The 3-bit $\Delta\Sigma$ modulator was simulated with a 2.56-MHz clock signal and 1-V supply voltage. Table. 1 summarizes the simulation results. An equivalent number of bits (ENOB) = 12.3 bits was achieved for audio-band (0-20 kHz) operation. Fig. 12a shows its eight-level seven-range digital output. The simulated spectrum of the digital output stream is illustrated in Fig. 12b. No harmonics were simulated. Fig. 12. (a) Transient response and (b) spectrum of digit output of 3-bit $\Delta\Sigma$ modulator. Table. 2. Low-voltage opamp results. | Adc | fu | PM | Tsettling | Slew Rate | |-------|---------|-----|-----------|-----------| | 68 dB | 120 MHz | 58° | 16.5 ns | 60 V/μs | #### VI. CONCLUSION In this paper, a 1-V multi-bit $\Delta\Sigma$ modulator is implemented using Pseudo DWA algorithm to prevent the occurrence of in-band signal-dependent tones, without sacrificing the signal-to-noise ratio. This implementation adds no extra delay in the $\Delta\Sigma$ feedback loop. To address the low-voltage issue, reset-opamp technique and current-mode comparator are utilized, and static logic gates are applied in log-shifter to overcome the output range problem. The low-voltage multi-bit $\Delta\Sigma$ modulator can operate at 1-V and 2.56-MHz clock rate for 20 kHz audio-band. The modulator has a peak SNDR of 75.55 dB for 1.12-V<sub>pp</sub> and ENOB of 12.3 bits while consuming 22.6 mW ## ACKNOWLEDGEMENT The authors would like to thank Elvis Mak, Terry Sin and the colleagues in Analog and Mixed-Signal VLSI Laboratory. A special thank to ChipIdea Microelectronic Macau Ltd. for the constant technical support. This work is financially supported by the *University of Macau* under the research grant with Ref. No. RG069/02-03S/MR/FST. ## REFERENCES - [1] V. Peluso, P. Vancorenland, A. Marques, M. Steyaert, and W. Sansen, "A 900-mW low-power ΔΣ A/D converter with 77-dB dynamic range," *IEEE J. Solid-State Circuits*, vol. 33, pp. 1887–1897, Dec. 1998. - [2] Kawamura, S.; Custom "Technology trends and challenges for CMOS/system LSIs for the next 10-15 years", *Integrated Circuits Conference*, 2002. Proceedings of the IEEE 2002, 12-15 May 2002 Pages: 467 474. - [3] CROLS, J., and STEYAERT, M.: "Switched-opamp: an approach to realize full CMOS switched-capacitor circuits at very low power supply voltages", *IEEE J. Solid-Stale Circuits*, 1994, pp. 936-942. - [4] M. Keskin, U. Moon, G. Temes, "A 1-V 10-MHz Clock-Rate 13-Bit CMOSΔΣ Modulator Using Unity-Gain-Resetopamps," *IEEE Journal of Solid-State Circuits*, vol. 37, pp. 817-824, July 2002. - [5] Anas A. Hamoui and Kenneth W. Martin, Fellow, IEEE, "High-Order Mulitibit Modulators and Pseudo Data-Weighted Averaging in Low-Oversampling ΔΣ ADCs for Broad-Band Applications", IEEE Transaction on Circuits and systems, vol. 51, No.1 January 2004. - [6] R. Schreier, "Mismatch-shaping digital-to-analog - conversion," in *Proc. 103rd Conv. Audio Eng. Soc.*, Sept. 1997, Preprint no. 4529, pp. 1-27. - [7] J. Welz, I. Galton, and E. Fogleman, "Simplified logic for first-order and second-order mismatch-shaping digital-toanalog converters," *IEEE Trans. Circuits Syst. II*, vol. 48, pp. 1014-1026, Nov. 2001. - [8] D. W. J. Groeneveld et al., "A self-clibration technique for monolithic high-resoultion D/A converters," IEEE J. Solid-State Circuits, vol. 24, pp. 1517-1522, Dec. 1989. - [9] U.-K. Moon, J. Silva, J. Steensgaard, and G. C. Temes, "Switched-capacitor DAC with analogue mismatch correction," *Electron. Lett.*, vol. 35, pp. 1903–1904, Oct. 1999. - [10] C. Petrie and M. Miller, "A background calibration technique for multibit delta-sigma modulators," in *Proc. IEEE ISCAS*, May 2000, pp. 29–32. - [11] P. Kiss, U. Moon, J. Steensgaard, J. T. Stonick, and G. C. Ternes, "High-speed ΔΣ ADC with error correction," Electron. Lett., vol. 37, pp. 76–77, Jan. 2001. - [12] I. Fujimori et al., "A 90-dB SNR 2.5-MHz output-rate ADC using cascaded multibit delta-sigma modulation at 8 x oversampling ratio," *IEEE J. Solid-State Circuits*, vol. 35, pp. 1820-1828, Dec. 2000. - [13] K. Vleugels, S. Rabii, and B. A. Wooley, "A 2.5-V sigma-delta modulator for broadband communication applications," *IEEE J. Solid-State Circuits*, vol. 36, pp. 1887–1899, Dec. 2001. - [14] T.-H. Kuo, K.-D. Chen, and H.-R. Yeng, "A wideband CMOS sigma-delta modulator with incremental data weighted averaging," *IEEE J. Solid-State Circuits*, vol. 37, pp. 11-17, Jan. 2002. - [15] M. R. Miller and C. S. Petrie, "A multibit sigma-delta ADC for multimode receivers," *IEEE J. Solid-State Circuits*, vol. 38, pp. 475-482, Mar. 2003. - [16] Y.-I. Park et al., "A 16-bit, 5-MHz multi-bit sigma-delta ADC using adaptively randmoized DWA," in Proc. IEEE Custom Integrated Circ. Conf., Sept. 2003, pp. 7-2-1-7-2-4. - [17] R. E. Radke, A. Eshraghi, and T. S. Fiez, "A 14-bit current-mode ΔΣ DAC based upon rotated data weighted averaging," *IEEE J. Solid-State Circuits*, vol. 35, pp. 1074–1084, Aug. 2000. - [18] M. Vadipour, "Techniques for preventing tonal behavior of data weighted averaging algorithm in Δ - Σ modulators," *IEEE Trans. Circuits Syst. II*, vol. 47, pp. 1137–1144, Nov. 2000.