# A Process- and Temperature- insensitive Current-Controlled Delay Generator for Sampled-Data Systems

He-Gong Wei, U-Fat Chio, Yan Zhu, Sai-Weng Sin, Seng-Pan U<sup>1</sup> and R.P. Martins<sup>2</sup>

Analog and Mixed-Signal VLSI Laboratory (http://www.fst.umac.mo/lab/ans\_vlsi)

Faculty of Science and Technology, University of Macau, Macao, China

E-mail: weihegong@ieee.org

1 – Also with Chipidea Microelectronics (Macao) Ltd.

2 - On leave from Instituto Superior Técnico/UTL, Lisbon, Portugal

Abstract—This paper proposes a process- and temperatureinsensitive current-controlled delay generator which can be widely used in sampled-data systems. The delay generator provides a large tunable range by adjusting the control current and load capacitance. Full transistor-level simulations, including process corner and Monte-Carlo analysis, are presented. The delay generator is designed in 90nm CMOS technology and consumes 330  $\mu$ W power from a 1.2V power supply, at a typical case of using 10 $\mu$ A control current and 30fF load capacitance. The process corner simulation results exhibit a typical delay of 2.09 ns with a corner variation of -7.1% / +7.6%. The 500-times process Monte-Carlo simulation obtains a mean of 2.09 ps with a standard-deviation ( $\sigma$ ) of 28.9 ps (1.38%).

# I. INTRODUCTION

Sampled-data building-blocks provide the indispensable link between the analog world and the digital processing in current state-of-art VLSI design. For example, data converters are crucial in medical imaging, instrumentation, consumer electronics and telecommunications [1]-[3]. In these applications, time-accuracy becomes quite significant since pulse variations may imply a considerable reduction of settling time, decreasing the linearity. In addition, the design margin for transistor implementation will also be reduced. For instance, to implement an amplifier for switched-capacitor circuits [4], [5] its speed is required to be designed under the narrowest pulse width imposed by process variation. If a process-insensitive pulse could be produced the speed requirements of the amplifier could be relaxed, thus reducing the power consumption in the whole design. Therefore, delay generators which can provide accurate clock pulses become important components in the design of sampled data systems.

The variation of the pulse obtained from the delay generator derives mainly from variations in process and temperature. To overcome these changes several solutions have been proposed which employ either off-chip [6] or on-chip [7] methods. This paper proposes a currentcontrolled delay generator that includes a switch-controlled current mirror, a load capacitor and some logic gates. The delay generator provides a tunable time-delay without the complexity of a delay-locked loop (DLL) but reduces the effects of process and temperature variations.

The organization of the paper will be the following: section II describes the overall architecture of the delay generator and it will include a comparison with common delay cells; section III will exhibit the demonstration of the overall performance of the delay generator through full transistor-level simulations involving process-corner and process-Monte-Carlo analysis; the conclusions will be drawn in Section IV.

## II. DELAY GENERATOR IMPLEMENTATION



The traditional delay generation uses the inverter-chain as shown in Figure 1, which is also called gm/C circuit [4], [8]. The delay is generated through the accumulation of the inverters' propagation delays. Since its circuit architecture only includes inverters the implementation is quite simple. However, the variation of the generated delay, mainly from process variation, can be significantly large after fabrication. When the process varies, the threshold voltage  $V_{TH}$  of the MOSFET usually changes a lot. Since the transconductance  $g_m$  of the MOSFET will also varies it implies a change in the propagation delay of the inverter, thus leading the total delay of the inverter chain to a significant variation.





Figure 3: (a) Phase 1 and (b) phase 2 of the proposed delay generator.

Table I: Capacitance comparison of MOSCAP and MIMCAP in capacitance-process-corner analysis.

| Cap.   | Typical | Min                 | Max               |
|--------|---------|---------------------|-------------------|
| MOSCAP | 2 pF    | 1.92 pF<br>(-4%)    | 2.10 pF<br>(+5%)  |
| МІМСАР | 2 pF    | 1.69 pF<br>(-15.5%) | 2.30 pF<br>(+15%) |

The proposed current-controlled delay generator is presented in Figure 2 and it is controlled by an adjustable current source. The generated delay is related to the current and also to the capacitance C1, being no longer dependent on the propagation delay of logic gates. The current is provided by a current mirror, which is more insensitive to process variations, and the load capacitor C1 is implemented by a MOS capacitor (MOSCAP), which is less sensitive to process variations when compared with other capacitors' type such as the metal-insulator-metal capacitor (MIMCAP). It is well-known that MIMCAP has better linearity [9] than MOSCAP, but it exhibits higher sensitivity to process variations [10]. Table I shows the capacitance-process-corner analysis of the MOSCAP and MIMCAP, where the changes in MOSCAP due to process



Figure 4: Key Waveform in the proposed delay generator

variations is much smaller. By adjusting the input current  $I_b$  in the current mirror, the proposed current-controlled delay generator will have the ability to establish a value of delay within a very large range while reducing the sensitivity to process variation.

The current-controlled delay generator has two operating phases. As shown in Figure 2, CLK is the input clock and CLK' is its inverse (with C1 as the loading capacitor). Two inverters connected in series have been added between  $V_{tr}$  and  $V_{out}$  as buffers to modify the rising/falling time of  $V_{tr}$  and to drive the load of next stage.







In phase 1 as shown in the equivalent circuit of Figure 3(a), when CLK goes high, the switch S1 will shut-off and the switch M4 will turn on. Then, a transient current I<sub>char</sub> will charge C1 until C1's top-plate voltage V<sub>C</sub> reaches the supply voltage. When CLK goes low, as shown in Figure 3(b), the switch M4 shuts but S1 closes. Because V<sub>C</sub> has been charged to the supply voltage, the voltage V<sub>tr</sub> obtained from V<sub>C</sub> after two inverters, will equal the supply voltage also. Thus, M3 connects and a constant current Idischar begins to flow. The current mirror M2 is designed to have the same size as M1 so the Idischar is equal to Ib. The charge stored on the top-plate C1 flows to the ground through S1, M3 and M2 and the voltage  $V_C$  drops. When  $V_C$  reaches the triggering point of the inverter, V<sub>tr</sub> becomes digital '0' and makes M3 to shut-off. Then, the charge in C1 stops flowing and V<sub>C</sub> remains the same. In the following phase,  $V_C$  will be charged to  $V_{dd}$  again and  $V_{tr}$  also goes to  $V_{dd}$ rapidly pulled-up by the inverter.

Figure 4 shows the waveform of the interested voltage in the delay generator, in which it can be observed that  $V_C$ decreases in a constant slope. This slope, which only depends on the biasing current  $I_b$  and the capacitance C1, determines the amount of the time delay  $t_d$ , since the propagation delay in the two inverter-buffers is tiny when compared with the total delay of the circuit. Both  $I_b$  and C1 have small variations with process or temperature, therefore, the timing delay  $t_d$  will also experience small variation, as well.



Figure 7: 500-times process Monte-Carlo simulation for (a) inverter chain and (b) proposed delay generator.

#### **III. SIMULATION RESULTS**

The proposed current-controlled delay generator has been simulated at full transistor-level using a 90nm CMOS process. As discussed above, the amount of the delay is determined by the biasing current Ib in the current mirror and the load capacitance C1. By altering the current or the capacitance the delay generator has the ability to be adjusted within a very large range. Figure 5 shows the controllable range of delay versus the bias current I<sub>b</sub> with constant C1, where the delay is inversely proportional to Ib. Moreover, when  $I_{b}$  is large, the delay will be dominated by the intrinsic delay in the two-inverters, M3 and S1. The intrinsic delay which is mainly derived from C1 and the parasitic capacitance at V<sub>C</sub> exhibits a saturation region for large values of Ib, as shown also in Figure 5. This unexpected region will not be considered and only the linear region will be utilized in the application. On the other hand, Figure 6 shows the controllable range of delay versus the load capacitance C1, with constant I<sub>b</sub>, where the delay is proportional to C1. From Figures 5 and 6 it can be observed that the controllable range of the delay is very large, from hundreds of picoseconds to hundreds of nanoseconds.

Table II: Temperature variation simulation results

| Temperature<br>(° C) | Inverter<br>Chain | Proposed delay<br>generator |
|----------------------|-------------------|-----------------------------|
| -40                  | 1.76 ns           | 2.07 ns                     |
| 0                    | 1.89 ns           | 2.08 ns                     |
| 27                   | 1.98 ns           | 2.09 ns                     |
| 100                  | 2.16 ns           | 2.09 ns                     |
| 150                  | 2.27 ns           | 2.09 ns                     |

Table III: Process corner simulation results

| Corner | Inverter Chain   | Proposed delay<br>generator |  |
|--------|------------------|-----------------------------|--|
| tt     | 1.98 ns          | 2.09 ns                     |  |
| ff     | 1.74 ns (-12.1%) | 2.17 ns                     |  |
| SS     | 2.32 ns (+17.2%) | 2.05 ns                     |  |
| fnsp   | 1.97 ns          | 2.25 ns (+7.6%)             |  |
| snfp   | 1.94 ns          | 1.94 ns (-7.1%)             |  |

| Table | IV: | Perform | ance | Summar | y |
|-------|-----|---------|------|--------|---|
|       |     |         |      |        |   |

| Technology     | 90nm CMOS                  |  |
|----------------|----------------------------|--|
| Power supply   | 1.2 V                      |  |
| Temperature    | 27 deg                     |  |
| Delay          | 2.09 ns                    |  |
| I <sub>b</sub> | 10 µA                      |  |
| C1             | 30 fF                      |  |
| Process corner | -7.1% / +7.6%              |  |
| Process        | $\sigma = 27.8 \text{ ps}$ |  |
| Monte-Carlo    |                            |  |
| Power          | 330µW                      |  |

Table II shows the delay variation of the proposed delay generator versus the temperature from -40 ° C to 150 ° C, and compares it with the delay generated by the inverter chain. The delay is chosen at about 2 ns as a typical value with the suitable  $I_{\rm b}$  and C1, obviously where the proposed delay generator is insensitive to the temperature variation. The comparison due to process variation is shown in Table III, where five process corners, including tt (the typical), ff, ss, fnsp and snfp, are simulated with the typical delay of about 2 ns. The proposed delay generator with cornerprocess variations of -7.1% to +7.6% is much more insensitive than the inverter-chain whose corner-process variation is -12.1% / +17.2%. The 500-times process Monte-Carlo simulation is also shown in Figure 7 to demonstrate the process sensitivity of the delay generator, when compared to the inverter-chain. The means of the two Monte-Carlo simulations are arbitrarily located at about 2 ns. In Figure 7(a), the standard deviation of the inverterchain is 55.5 ps (2.8%) but it is 27.8 ps (1.4%) for the proposed delay generator as shown in Figure 7(b). Table IV summarizes the overall performance of the proposed delay generator at tt process corner and room temperature.

## IV. CONCLUSIONS

In this paper, a current-controlled delay generator which can be widely used in sampled-data systems has been introduced and simulated at full transistor-level in 90nm CMOS process. The proposed delay generator is demonstrated to exhibit lower sensitivity to process and temperature variations by process-corner and process-Monte-Carlo analysis when compared with the inverterchain delay cell. Besides that, it has also the advantage of adjusting the delay in a very large range through selection of the bias current and load capacitance. At a typical delay of 2.09 ns, the delay generator consumes 330  $\mu$ W power from a 1.2 V power supply, at typical corner and room temperature, with I<sub>b</sub>=10  $\mu$ A and C1=30 fF.

## ACKNOWLEDGMENT

This work was financially supported by *University of Macau* under the Research Grant with Ref no: RG 058/06-07S/MR/FST.

#### REFERENCES

- B. Xia, A. V. Garcia, E. S. Sinencio, "A 10-bit 44-MS 20-mW configurable time-interleaved pipeline ADC for a dual-mode 802.11b Bluetooth receiver", *IEEE J. Solid-State Circuits*, vol. 41, no. 3, pp. 530–539, Nov. 2006.
- [2] G. Mitteregger, C. Ebner, S. Mechnig, T. Blon, C. Holuigue, E. Romani, "A 20-mW 640-MHz CMOS Continuous-Time ΣΔ ADC with 20-MHz Signal Bandwidth, 80-dB Dynamic Range and 12-bit ENOB", *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2641–2649, Nov. 2006.
- [3] Z. Shi, "Sigma-delta ADC and DAC for digital wireless communication", in Proc. of 1999 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, p. 57-62, Jun. 1999.
- [4] He-Gong Wei, Chon-Kit Lai, Seng-Pan U, and R.P.Martins, "A 100MS/s recycling 2-step ADC embedding Programmable Gain Amplification for DVB Satellite," in *Proc. of 2007 IEEE International Midwest Symposium on Circuits and Systems (MWSCAS)*, p. 132-135, Montreal, Canada, Aug. 2007.
- [5] He-Gong Wei, U-Fat Chio, Yan Zhu, Sai-Weng Sin, Seng-Pan U and R.P. Martins, "A Power Scalable 6-bit 1.2GS/s Flash ADC with Power on/off Track-and-Hold and Preamplifier," accepted to *Proc. of 2008 IEEE International Symposium on Circuits and Systems (ISCAS)*, *Seattle, USA, May 2008.*
- [6] L. Raffaelli and R. Goldwasser, "Temperature compensation for microwave GaAs FET amplifiers," *Microw. J.*, pp. 315–321, May 1986.
- [7] G. Lizama, T. Andrade, and R. Benton, "1–6 GHz GaAs MMIC linear attenuator with integral drivers," in *IEEE 1987 Microwave and Millimeter-Wave Monolithic Circuits Symp.*, LasVegas, NV, June 8–9, 1987, pp. 105–107.
- [8] B. S. Song and M. F. Tompsett, "A 10-b 15-MHz CMOS Recycling Two-step A/D Converter", *IEEE J. Solid-State Circuits*, vol. 25, no. 6, pp. 1328-1338, Dec. 1990.
- [9] M. Danaie, H. Aminzadeh and S. Naseh, "On the Linearization of MOSFET Capacitors," in *Proc. of 2007 IEEE International Symposium* on Circuits and Systems (ISCAS), p. 1943-1946, May. 2007.
- [10] S. Akhtar, M. Ipek, J Lin, R. B. Staszewski and P. Litmanen "Quad Band Digitally Controlled Oscillator for WCDMA Transmitter in 90nm CMOS," in Proc. of 2006 Custom Integrated Circuits Conference (CICC), pp. 129–132, Sep. 2006.